

# **Logic NAND Gate Tutorial**

The Logic NAND Gate is a combination of a digital logic AND gate and a NOT gate connected together in series

The NAND (Not – AND) gate has an output that is normally at logic level "1" and only goes "LOW" to logic level "0" when **ALL** of its inputs are at logic level "1". The **Logic NAND Gate** is the reverse or "*Complementary*" form of the AND gate we have seen previously.

#### **Logic NAND Gate Equivalence**



The logic or Boolean expression given for a logic NAND gate is that for *Logical Addition*, which is the opposite to the AND gate, and which it performs on the *complements* of the inputs. The Boolean expression for a logic NAND gate is denoted by a single dot or full stop symbol, (.) with a line or *Overline*, ( $\overline{\phantom{a}}$ ) over the expression to signify the NOT or logical negation of the NAND gate giving us the Boolean expression of:  $\overline{A.B} = Q$ .

Then we can define the operation of a 2-input digital logic NAND gate as being:

"If either A or B are NOT true, then Q is true"

A simple 2-input logic NAND gate can be constructed using RTL Resistor-transistor switches connected together as shown below with the inputs connected directly to the transistor bases. Either transistor must be cut-off "OFF" for an output at Q.



**Logic NAND Gates** are available using digital circuits to produce the desired logical function and is given a symbol whose shape is that of a standard AND gate with a circle, sometimes called an "inversion bubble" at its output to represent the NOT gate symbol with the logical operation of the NAND gate given as.

## The Digital Logic "NAND" Gate

#### 2-input Logic NAND Gate

| Symbol                                  | Truth Table                               |   |   |  |
|-----------------------------------------|-------------------------------------------|---|---|--|
| A O & Q B O 2-input NAND Gate           | В                                         | А | Q |  |
|                                         | 0                                         | 0 | 1 |  |
|                                         | 0                                         | 1 | 1 |  |
|                                         | 1                                         | 0 | 1 |  |
|                                         | 1                                         | 1 | 0 |  |
| Boolean Expression $Q = \overline{A.B}$ | Read as A <b>AND</b> B gives <b>NOT</b> Q |   |   |  |

#### 3-input Logic NAND Gate

| Symbol                                    | Truth Table                       |   |   |   |  |
|-------------------------------------------|-----------------------------------|---|---|---|--|
| A B & Q 3-input NAND Gate                 | С                                 | В | А | Q |  |
|                                           | 0                                 | 0 | 0 | 1 |  |
|                                           | 0                                 | 0 | 1 | 1 |  |
|                                           | 0                                 | 1 | 0 | 1 |  |
|                                           | 0                                 | 1 | 1 | 1 |  |
|                                           | 1                                 | 0 | 0 | 1 |  |
|                                           | 1                                 | 0 | 1 | 1 |  |
|                                           | 1                                 | 1 | 0 | 1 |  |
|                                           | 1                                 | 1 | 1 | 0 |  |
| Boolean Expression $Q = \overline{A.B.C}$ | Read as A AND B AND C gives NOT Q |   |   |   |  |

As with the AND function seen previously, the NAND function can also have any number of individual inputs and commercial available NAND Gate IC's are available in standard 2, 3, or 4 input types. If additional inputs are required, then the standard NAND gates can be cascaded together to provide more inputs for example.

#### A 4-input NAND Function



The Boolean Expression for this 4-input logic NAND gate will therefore be:  $\mathbf{Q} = \overline{\mathbf{A.B.C.D}}$ 

If the number of inputs required is an odd number of inputs any "unused" inputs can be held HIGH by connecting them directly to the power supply using suitable "Pull-up" resistors.

The **Logic NAND Gate** function is sometimes known as the **Sheffer Stroke Function** and is denoted by a vertical bar or upwards arrow operator, for example, A NAND B = A|B or  $A\uparrow B$ .

#### The "Universal" NAND Gate

The **Logic NAND Gate** is generally classed as a "Universal" gate because it is one of the most commonly used logic gate types. NAND gates can also be used to produce any other type of logic gate function, and in practice the NAND gate forms the basis of most practical logic circuits.

By connecting them together in various combinations the three basic gate types of AND, OR and NOT function can be formed using only NAND gates, for example.

#### Various Logic Gates using only NAND Gates



As well as the three common types above, Exclusive-OR, Exclusive-NOR and standard NOR gates can be formed using just individual NAND gates.

Commonly available digital logic NAND gate IC's include:

### TTL Logic NAND Gates

74LS00 Quad 2-input

74LS10 Triple 3-input

74LS20 Dual 4-input

74LS30 Single 8-input

#### **CMOS Logic NAND Gates**

CD4011 Quad 2-input

CD4023 Triple 3-input

CD4012 Dual 4-input

## 7400 Quad 2-input Logic NAND Gate



In the next tutorial about **Digital Logic Gates**, we will look at the digital logic NOR Gate function as used in both TTL and CMOS logic circuits as well as its Boolean Algebra definition and truth tables.

#### 64 Comments

## Join the conversation

Your Name

Email Address

Write your comment here

# Aakash garg Implementation of XOR by NAND and NOR Posted on October 25th 2018 | 12:56 pm ♠ Reply **A** Anil kumar Salaam Posted on October 16th 2018 | 5:39 am **♠** Reply **A** Amit Gupta I want to verified the logic gate in TTL and DTL Posted on September 30th 2018 | 7:57 am ♠ Reply Susmita sunil dhake OR AND NOT logic operation using NAND gates Posted on September 07th 2018 | 9:04 am ♠ Reply

Pankaj kushwaha

I wants to get rid of it

Reply

## N Naman Raj

Thanks! It is very good

Look at the truth table

Posted on August 22nd 2018 | 6:27 am

# c carlton dragon

what type of gate will be an IC with HD74LSO8P written on it

Posted on February 13th 2018 | 4:53 pm

♣ Reply

# p priyansh chandra

quad 2-input AND gate

Posted on February 25th 2018 | 6:14 pm

**♠** Reply

More

View More